18ELD31 ## Third Semester M.Tech. Degree Examination, Jan./Feb. 2021 Synthesis and Optimization of Digital Circuits | Tin | ne: 3 | hrs. Max. M | arks: 100 | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | N | ote: Answer any FIVE full questions, choosing ONE full question from each mo | dule. | | | | | | | 1 | • | Explain synthesis with a help of Y- chart. | (08 Marks) | | 1 | a.<br>b. | Explain optimization with different criterion. | (06 Marks) | | | c. | Discuss semicustom design taxonomy. | (06 Marks) | | | ٥. | Discuss serimental and a series of the serie | | | | | OR A | | | • | _ | Give distinctive features of Hardware Language. | (06 Marks) | | 2 | a.<br>b. | Write UDL/I code by using construct called automation to realize finite state mac | | | | υ. | Wille ODE reduce by using combander cancer and an arrangement and arrangement and arrangement and arrangement and arrangement arrangement and arrangement arrangem | (07 Marks | | | c. | Explain data flow based and control flow based transformation. | (07 Marks | | | | | | | | | Module-2 | | | 2 | _ | Explain greedy algorithm. Explain greedy scheduling also give its pseudo code. | (08 Marks | | 3 | a.<br>b. | Explain Liao-Wong algorithm with an example also give its pseudo code. | (07 Marks | | | c. | Explain dynamic programming. | (05 Marks | | | ٠. | ZAPIAMI AJIAMIN PEGAMO | | | | | | | | | | OR | (08 Marks | | 4 | a. | Explain ITE operator.<br>For the given function $f = ab + bc + ac$ , find Boolean difference, consensus and | | | | b. | with respect to a. | (06 Marks | | | c. | What are perfect graph? Give an example to it. | (06 Marks | | | ٠. | | | | -4 | | Module-3 | | | _ | • | Explain list oriented manipulation. | (08 Mark | | 5 | a. | What are TAUTOLOGY? Explain its six rules of simplifying it. | (07 Mark | | | C | Discuss Boolean relation with an example. | (05 Mark | | | ٠. | | | | | | OR | | | , | | | (08 Mark | | 6 | a. | Explain algebraic model. Give its pseudo code.<br>For the expression $f = ace + bce + de + g$ , find rectangle and co-rectangle. | (06 Mark | | | b. | For the expression 1 = acc + occ + dc + g, and rectangle and to | (06 Mark | | | c. | Explain controllability for CDC set. | | | | | | | | | | Module-4 | (00 Ma-1 | | 7 | a. | Explain finite state machine decomposition. | (08 Mark | | | b. | Explain cycle-time minimization by retiming. | (06 Mark<br>(06 Mark | | | c. | Explain state minimization for completely specified machine. | (UU IIIAI N | | | | | | 1 of 2 Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. OR (08 Marks) a. Explain implicit state minimization. b. Explain state minimization for incompletely specified finite state machine. (07 Marks) (05 Marks) c. Discuss area minimization by retiming. Discuss ALAP scheduling algorithm (07 Marks) (06 Marks) Explain loop folding. (07 Marks) c. Explain relative scheduling. ated executs. (10 Marks) (10 Marks) 18ELD31